Offset-compensated direct sensing and charge-recycled precharge schemes for sub-1.0 V high-speed DRAM's
SCIE
SCOPUS
- Title
- Offset-compensated direct sensing and charge-recycled precharge schemes for sub-1.0 V high-speed DRAM's
- Authors
- Sim, JY; Kwon, KW; Chun, KC; Seo, DI
- Date Issued
- 2004-05
- Publisher
- IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG
- Abstract
- This paper proposes a sensing and a precharge circuit schemes suitable for low-voltage and high-speed DRAM design. The proposed offset-compensated direct sensing scheme improves refresh characteristics as well as speed performance. To minimize the number of control switches for the offset compensation, only the output branches of differential amplifiers are implemented in each bit-line pair with a semi-global bias branch, which also reduces 50-percent of bias current. The addition of the direct sensing feature to the offset-compensated pre-sensing dramatically increases the differential current output. For the fast bit-line equalization, a charge-recycled precharge scheme is proposed to reuse VPP discharging current for the generation of a boosted bias without additional charge pumping. The two circuit schemes were verified by the implementation of a 256 Mb SDRAM with a 0.1 mum dual-doped poly-silicon technology.
- URI
- https://oasis.postech.ac.kr/handle/2014.oak/10284
- ISSN
- 0916-8524
- Article Type
- Article
- Citation
- IEICE TRANSACTIONS ON ELECTRONICS, vol. E87C, no. 5, page. 801 - 808, 2004-05
- Files in This Item:
- There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.