Open Access System for Information Sharing

Login Library

 

Conference
Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorKahng, A.B.-
dc.contributor.authorKim, S.-
dc.contributor.authorSamadi, K.-
dc.contributor.authorXu, B.-
dc.contributor.authorKANG, SEOKHYEONG-
dc.date.accessioned2020-04-11T14:08:42Z-
dc.date.available2020-04-11T14:08:42Z-
dc.date.created2020-04-10-
dc.date.issued2019-03-26-
dc.identifier.issn0000-0000-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/103213-
dc.description.abstractIn advanced technology nodes, emerging die-to-wafer (D2W) integration technology is a promising More Than Moore lever for continued scaling of system capability and value. In D2W 3D IC implementation, the power delivery network (PDN) is crucial to meeting design specifications. However, determining the optimal PDN design is nontrivial. On the one hand, to meet the IR drop requirement, denser power mesh is desired. On the other hand, to meet the timing requirement for a high-utilization design, more routing resource should be available for signal routing. Moreover, additional competition between signal routing and power routing is caused by inter-tier vertical interconnects in 3D IC. In this paper, we propose a power delivery pathfinding methodology for emerging die-to-wafer integration, which seeks to identify an optimal or near-optimal PDN for a given design and PDN specification. Our pathfinding methodology exploits models for routability and worst IR drop, which helps reduce iterations between PDN design and circuit design in 3D IC implementation. We present validations with real design examples and a 28nm foundry technology. © 2019 EDAA.-
dc.languageEnglish-
dc.publisherDesign, Automation and Test in Europe (DATE)-
dc.relation.isPartOfDesign, Automation and Test in Europe (DATE)-
dc.relation.isPartOfProc. Design, Automation and Test in Europe (DATE)-
dc.titlePower Delivery Pathfinding for Emerging Die-to-Wafer Integration Technology-
dc.typeConference-
dc.type.rimsCONF-
dc.identifier.bibliographicCitationDesign, Automation and Test in Europe (DATE), pp.842 - 847-
dc.citation.conferenceDate2019-03-25-
dc.citation.conferencePlaceIT-
dc.citation.endPage847-
dc.citation.startPage842-
dc.citation.titleDesign, Automation and Test in Europe (DATE)-
dc.contributor.affiliatedAuthorKANG, SEOKHYEONG-
dc.identifier.scopusid2-s2.0-85066615336-
dc.description.journalClass1-
dc.description.journalClass1-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Views & Downloads

Browse