Open Access System for Information Sharing

Login Library

 

Article
Cited 5 time in webofscience Cited 7 time in scopus
Metadata Downloads

Compact Topology-aware Bus Routing for Design Regularity SCIE SCOPUS

Title
Compact Topology-aware Bus Routing for Design Regularity
Authors
Daeyeon KimSangGi DoSung-Yun LeeKANG, SEOKHYEONG
Date Issued
2020-08
Publisher
Institute of Electrical and Electronics Engineers
Abstract
In bus routing, if signal bits in a bus structure share a common routing topology, routability is increased by avoiding twisted patterns and variation immunity. The bus routing problem has become significantly important because of increasing complexity of bus structures for multi-chip-module, I/O pins, or on-chip memories in advanced technology. We present and evaluate a compact topology-aware bus routing method that can both compactly synthesize the routing topology of the bus and minimize design rule violations even in designs with high bus density and high track utilization. Our proposed method completed the bus routing in the runtime limit of the ICCAD-2018 contest and achieved 66% reduction in total cost compared with the winner of that contest.
URI
https://oasis.postech.ac.kr/handle/2014.oak/107796
DOI
10.1109/TCAD.2019.2926484
ISSN
0278-0070
Article Type
Article
Citation
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 39, no. 8, page. 1744 - 1749, 2020-08
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Views & Downloads

Browse