Open Access System for Information Sharing

Login Library

 

Article
Cited 1 time in webofscience Cited 1 time in scopus
Metadata Downloads

Extraction of Device Structural Parameters Through DC/AC Performance Using an MLP Neural Network Algorithm SCIE SCOPUS

Title
Extraction of Device Structural Parameters Through DC/AC Performance Using an MLP Neural Network Algorithm
Authors
Jang, HyundongYun, HyeokPark, ChanyangCho, KyeongraeNam, KihoonYoon, Jun-SikChoi, Hyun-ChulBaek, Rock-Hyun
Date Issued
2022-06
Publisher
Institute of Electrical and Electronics Engineers Inc.
Abstract
© 2013 IEEE.We proposed a neural network (NN) approach that uses two multi-layer perceptron (MLP) NNs an encoder and a decoder to estimate the structural parameter (Spara) of a 14-nm node fully depleted silicon on insulator (FDSOI) field-effect transistor (FET). When outputs defined by the same input exist, the proposed NN algorithm achieves loss function convergence during NN training. The decoder takes inputs of on/off current ratio, delay, and power to represent DC/AC performance for high performance (HP), low operating power (LOP), and low standby power (LSTP) applications. With the pre-trained encoder learned with R coefficients of the regression plot over 0.99 and an average percent error of approximately 1%, the decoder was modeled to estimate the Spara. Our decoder successfully estimated all Spara within the range that satisfies the technology node. The tendency of Spara satisfying the desired figure-of-merits (FOMs) in device design can be confirmed by comparing the estimated Spara of the upper 5 % and 10 % cases. Furthermore, it can provide device design guidance from various perspectives by presenting numerous alternatives of distinct Spara sets, even when the FOM value is the same (duplicate input values). If undesirable FOMs are extracted, it is possible to determine the causal Spara and provide immediate process feedback on the related unit process using the Spara estimated from the lower 5 % of FOMs. We performed a detailed physical analysis as an example of a delay in LOP application. NN estimation results were analyzed using gate length ( Lg), SOI thickness ( Tsoi ), and drain-side spacer length ( Lspd), which mainly affect gate capacitance ( Cg ) and effective current ( Ieff). In addition, source-side spacer length (Lsps) and source/drain junction gradient ( Lsdj) showed behaviors different from those generally selected by human experts and cases where maximal values were not estimated within the set range. The estimation of Spara using the NN was effective and powerful, reducing process cost and feedback time.
URI
https://oasis.postech.ac.kr/handle/2014.oak/115789
DOI
10.1109/ACCESS.2022.3183803
ISSN
2169-3536
Article Type
Article
Citation
IEEE Access, vol. 10, page. 64408 - 64419, 2022-06
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

백록현BAEK, ROCK HYUN
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse