Open Access System for Information Sharing

Login Library

 

Article
Cited 1 time in webofscience Cited 1 time in scopus
Metadata Downloads

Post-silicon timing yield enhancement using dual-mode elements SCIE SCOPUS

Title
Post-silicon timing yield enhancement using dual-mode elements
Authors
Wook KimHyoun Soo PARKKim, YH
Date Issued
2009-07-30
Publisher
INST ENGINEERING TECHNOLOGY-IET
Abstract
A simple but effective technique for timing yield enhancement is presented. The proposed technique tunes circuit timing using dual-mode elements, which are special logic gates that can change delay leakage characteristics at the post-silicon level. In experiments using the ISCAS-85 benchmarks, the proposed technique reduced the timing failure rate by 59.52% on average.
URI
https://oasis.postech.ac.kr/handle/2014.oak/27818
DOI
10.1049/EL.2009.1200
ISSN
0013-5194
Article Type
Article
Citation
ELECTRONICS LETTERS, vol. 45, no. 16, page. 827 - 828, 2009-07-30
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김영환KIM, YOUNG HWAN
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse