Open Access System for Information Sharing

Login Library

 

Conference
Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.author김영환-
dc.contributor.authorKai Chen-
dc.date.accessioned2018-06-19T03:49:52Z-
dc.date.available2018-06-19T03:49:52Z-
dc.date.created2016-02-29-
dc.date.issued2015-07-01-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/71428-
dc.publisherIEEE Circuits and Systems Society-
dc.relation.isPartOf11th Conference on PhD Research in Microelectronics and Electronics (IEEE PRIME 2015)-
dc.relation.isPartOfCONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS-
dc.titleBalanced Current Source Model of the Three-input Combinational Logic Gate for Timing Analysis-
dc.typeConference-
dc.type.rimsCONF-
dc.identifier.bibliographicCitation11th Conference on PhD Research in Microelectronics and Electronics (IEEE PRIME 2015), pp.121 - 124-
dc.citation.conferenceDate2015-06-29-
dc.citation.conferencePlaceUK-
dc.citation.endPage124-
dc.citation.startPage121-
dc.citation.title11th Conference on PhD Research in Microelectronics and Electronics (IEEE PRIME 2015)-
dc.contributor.affiliatedAuthor김영환-
dc.description.journalClass1-
dc.description.journalClass1-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김영환KIM, YOUNG HWAN
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse