Open Access System for Information Sharing

Login Library

 

Article
Cited 6 time in webofscience Cited 9 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorKIM, HANJOON-
dc.contributor.authorKIM, GWANGSUN-
dc.contributor.authorYEO, HWASOO-
dc.contributor.authorKIM, JOHN-
dc.contributor.authorMAENG, SEUNGRYOUL-
dc.date.accessioned2018-12-04T01:54:33Z-
dc.date.available2018-12-04T01:54:33Z-
dc.date.created2018-11-12-
dc.date.issued2016-02-
dc.identifier.issn0018-9340-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/94309-
dc.description.abstractA cost-efficient network-on-chip is needed in a scalable many-core systems. Recent multicore processors have leveraged a ring topology and hierarchical ring can increase scalability but presents different challenges, including higher hop count and global ring bottleneck. In this work, we describe a hierarchical ring topology that we refer to as a transportation-network-inspired network-on-chip (tNoC) that leverages principles from transportation network systems. In particular, we propose a novel hybridflow control for hierarchical ring topology to scale the topology efficiently. The flow control is hybrid in that the channels are allocated on flit granularity while the buffers are allocated on packet granularity. The hybrid flow control enables a simplified router microarchitecture (to minimize per-hop latency) as router input buffers are minimized and buffers are pushed to the edges, either at the output ports or at the hub routers that interconnect the local rings to the global ring-while still supporting virtual channels to avoid protocol deadlock. We describe a packet-quota-system (PQS) and a separate credit network that provide congestion management, support prioritized arbitration in the network, and provide support for multiflit packets. We also provide alternative designs for the credit network and PQS architectures. A detailed evaluation of a 64-core CMP shows that the tNoC improves performance by up to 21 percent compared with a baseline, buffered hierarchical ring topology while reducing NoC energy by 51 percent.-
dc.languageEnglish-
dc.publisherIEEE COMPUTER SOC-
dc.relation.isPartOfIEEE TRANSACTIONS ON COMPUTERS-
dc.titleDesign and Analysis of Hybrid Flow Control for Hierarchical Ring Network-on-Chip-
dc.typeArticle-
dc.identifier.doi10.1109/TC.2015.2417525-
dc.type.rimsART-
dc.identifier.bibliographicCitationIEEE TRANSACTIONS ON COMPUTERS, v.65, no.2, pp.480 - 494-
dc.identifier.wosid000372753500011-
dc.citation.endPage494-
dc.citation.number2-
dc.citation.startPage480-
dc.citation.titleIEEE TRANSACTIONS ON COMPUTERS-
dc.citation.volume65-
dc.contributor.affiliatedAuthorKIM, GWANGSUN-
dc.identifier.scopusid2-s2.0-84962082630-
dc.description.journalClass1-
dc.description.journalClass1-
dc.type.docTypeArticle-
dc.subject.keywordAuthorOn-chip interconnection networks-
dc.subject.keywordAuthorparallel architectures-
dc.subject.keywordAuthorprocessor architectures-
dc.relation.journalWebOfScienceCategoryComputer Science, Hardware & Architecture-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaComputer Science-
dc.relation.journalResearchAreaEngineering-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Views & Downloads

Browse